



# DCR490J65

# **Phase Control Thyristor**

Replaces DS5930-2 DS5830-3 June 2014 (LN31677)

#### **FEATURES**

- Double Side Cooling
- High Surge Capability

### **APPLICATIONS**

- High Power Drives
- High Voltage Power Supplies
- Static Switches

#### **VOLTAGE RATINGS**

| Part and<br>Ordering<br>Number       | Repetitive Peak<br>Voltages<br>V <sub>DRM</sub> and V <sub>RRM</sub><br>V | Conditions                                                                                                                                                                                                                                                |
|--------------------------------------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DCR490J65*<br>DCR490J60<br>DCR490J55 | 6500<br>6000<br>5500                                                      | $\begin{split} T_{\nu j} &= \text{-}40 ^{\circ}\text{C to 125} ^{\circ}\text{C}, \\ I_{DRM} &= I_{RRM} = 100 \text{mA}, \\ V_{DRM}, V_{RRM}  t_p &= 10 \text{ms}, \\ V_{DSM}  \&  V_{RSM} &= \\ V_{DRM}  \&  V_{RRM} + 100 V \\ respectively \end{split}$ |

Lower voltage grades available. \*6200V @ -40° C, 6500V @ 0° C

### **ORDERING INFORMATION**

When ordering, select the required part number shown in the Voltage Ratings selection table.

For example:

#### DCR490J65

Note: Please use the complete part number when ordering and quote this number in any future correspondence relating to your order.

# **KEY PARAMETERS**

 $\begin{array}{lll} V_{DRM} & 6500V \\ I_{T(AV)} & 490A \\ I_{TSM} & 6600A \\ dV/dt^* & 1500V/\mu s \\ dI/dt & 200A/us \end{array}$ 

### \* Higher dV/dt selections available



Fig. 1 Package outline

www.dynexsemi.com 1/10



## **CURRENT RATINGS**

## $T_{\text{case}}$ = 60°C unless stated otherwise

| Symbol              | Parameter                            | Test Conditions          | Max. | Units |
|---------------------|--------------------------------------|--------------------------|------|-------|
| Double Si           | de Cooled                            |                          |      |       |
| I <sub>T(AV)</sub>  | Mean on-state current                | Half wave resistive load | 490  | А     |
| I <sub>T(RMS)</sub> | RMS value                            | -                        |      | Α     |
| Ι <sub>Τ</sub>      | Continuous (direct) on-state current | -                        | 730  | Α     |

# **SURGE RATINGS**

| Symbol Parameter |                                         | Test Conditions                           | Max. | Units             |
|------------------|-----------------------------------------|-------------------------------------------|------|-------------------|
| I <sub>TSM</sub> | Surge (non-repetitive) on-state current | 10ms half sine, T <sub>case</sub> = 125°C | 6.6  | kA                |
| l <sup>2</sup> t | I <sup>2</sup> t for fusing             | $V_R = 0$                                 | 0.22 | MA <sup>2</sup> s |

# THERMAL AND MECHANICAL RATINGS

| Symbol               | Parameter                             | Test Conditions                             |             | Min. | Max.   | Units |
|----------------------|---------------------------------------|---------------------------------------------|-------------|------|--------|-------|
| R <sub>th(j-c)</sub> | Thermal resistance – junction to case | Double side cooled                          | DC          | -    | 0.0379 | °C/W  |
|                      |                                       | Single side cooled                          | Anode DC    | -    | 0.0745 | °C/W  |
|                      |                                       |                                             | Cathode DC  | -    | 0.0797 | °C/W  |
| R <sub>th(c-h)</sub> | Thermal resistance – case to heatsink | Clamping force 11.5kN Double side           |             | -    | 0.0072 | °C/W  |
|                      |                                       | (with mounting compound)                    | Single side | -    | .0144  | °C/W  |
| T <sub>vj</sub>      | Virtual junction temperature          | Blocking V <sub>DRM</sub> / <sub>VRRM</sub> |             | -    | 125    | °C    |
| T <sub>stg</sub>     | Storage temperature range             |                                             |             | -55  | 125    | °C    |
| F <sub>m</sub>       | Clamping force                        |                                             |             | 10   | 13     | kN    |

www.dynexsemi.com 2/10



# **DYNAMIC CHARACTERISTICS**

| Symbol                             | Parameter                                     | Test Conditions                                                            |                         | Min. | Max.  | Units |
|------------------------------------|-----------------------------------------------|----------------------------------------------------------------------------|-------------------------|------|-------|-------|
| I <sub>RRM</sub> /I <sub>DRM</sub> | Peak reverse and off-state current            | At V <sub>RRM</sub> /V <sub>DRM</sub> , T <sub>case</sub> = 125°C          |                         | -    | 100   | mA    |
| dV/dt                              | Max. linear rate of rise of off-state voltage | To 67% V <sub>DRM</sub> , T <sub>j</sub> = 125°C, ga                       | ate open                | -    | 1500  | V/µs  |
| dl/dt                              | Rate of rise of on-state current              | From 67% V <sub>DRM</sub> to 2x I <sub>T(AV)</sub>                         | Repetitive 50Hz         | -    | 100   | A/µs  |
|                                    |                                               | Gate source 30V, 10Ω,                                                      | Non-repetitive          | -    | 200   | A/µs  |
|                                    |                                               | $t_r < 0.5 \mu s, T_j = 125 ^{\circ} C$                                    |                         |      |       |       |
| V <sub>T(TO)</sub>                 | Threshold voltage – Low level                 | 50A to 400A at T <sub>case</sub> = 125°C                                   | ;                       | -    | 0.912 | V     |
|                                    | Threshold voltage – High level                | 400A to 1600A at T <sub>case</sub> = 125°C                                 |                         | -    | 1.108 | V     |
| r <sub>T</sub>                     | On-state slope resistance – Low level         | 50A to 400A at T <sub>case</sub> = 125°C                                   |                         | -    | 2.157 | mΩ    |
|                                    | On-state slope resistance – High level        | 400A to 1600A at T <sub>case</sub> = 125°C                                 |                         | -    | 1.647 | mΩ    |
| t <sub>gd</sub>                    | Delay time                                    | $V_D = 67\% V_{DRM}$ , gate source 30V, $10\Omega$                         |                         | -    | 3     | μs    |
|                                    |                                               | $t_r = 0.5 \mu s, T_j = 25^{\circ}C$                                       |                         |      |       |       |
| t <sub>q</sub>                     | Turn-off time                                 | IT = 500A,T <sub>j</sub> = 125°C, V <sub>R</sub> = 100V,<br>dl/dt = 5A/µs, |                         | 550  | 1100  | μs    |
|                                    |                                               | dV <sub>DR</sub> /dt = 20V/μs linear                                       |                         |      |       |       |
| Q <sub>S</sub>                     | Stored charge                                 | $I_T = 500A$ , $T_j = 125$ °C, $dI/dt = 5A/\mu s$ ,                        |                         | 1800 | 2600  | μC    |
| I <sub>RR</sub>                    | Reverse recovery current                      | $I_T = 500A$ , $T_j = 125$ °C, $dI/dt = 5A/\mu s$ ,                        |                         | 77   | 90    | Α     |
| IL                                 | Latching current                              | $T_j = 25^{\circ}C, V_D = 5V$                                              |                         | -    | 3     | А     |
| I <sub>H</sub>                     | Holding current                               | $T_j = 25^{\circ}\text{C}, R_{G-K} = \infty, I_{TM} = 500$                 | 0A, I <sub>T</sub> = 5A | -    | 300   | mA    |

www.dynexsemi.com 3/10



## **GATE TRIGGER CHARACTERISTICS AND RATINGS**

| Symbol          | Parameter                | Parameter Test Conditions                           |     | Units |
|-----------------|--------------------------|-----------------------------------------------------|-----|-------|
| $V_{GT}$        | Gate trigger voltage     | $V_{DRM} = 5V$ , $T_{case} = 25$ °C                 | 1.5 | V     |
| $V_{GD}$        | Gate non-trigger voltage | At 50% V <sub>DRM</sub> , T <sub>case</sub> = 125°C | 0.4 | V     |
| I <sub>GT</sub> | Gate trigger current     | $V_{DRM} = 5V$ , $T_{case} = 25$ °C                 | 350 | mA    |
| I <sub>GD</sub> | Gate non-trigger current | At 50% V <sub>DRM</sub> , T <sub>case</sub> = 125°C | 15  | mA    |

## **CURVES**



Fig.2 Maximum & minimum on-state characteristics

 $\begin{array}{lll} \textbf{V}_{\text{TM}} \; \textbf{EQUATION} & \text{Where} & A = 0.542452 \\ B = 0.065613 \\ V_{\text{TM}} = A + B \text{ln} \; (I_{\text{T}}) + C.I_{\text{T}} + D.\sqrt{I_{\text{T}}} & C = 0.001318 \\ D = 0.015356 \end{array}$ 

these values are valid for  $T_j = 125^{\circ}C$  for  $I_T$  50A to 1600A

www.dynexsemi.com 4/10





Fig.3 On-state power dissipation - sine wave



Fig.5 Maximum permissible heatsink temperature, double side cooled – sine wave



Fig.4 Maximum permissible case temperature, double side cooled – sine wave



Fig.6 On-state power dissipation - rectangular wave

www.dynexsemi.com 5/10





Fig.7 Maximum permissible case temperature, double side cooled - rectangular wave



Fig.8 Maximum permissible heatsink temperature, double side cooled - rectangular wave



|                     |                        | 1         | 2         | 3         | 4       |
|---------------------|------------------------|-----------|-----------|-----------|---------|
| Double side cooled  | R <sub>i</sub> (°C/kW) | 2.4256    | 9.3503    | 10.6963   | 15.3758 |
|                     | T <sub>i</sub> (s)     | 0.0087759 | 0.053099  | 0.4497246 | 1.395   |
| Anode side cooled   | R <sub>i</sub> (°C/kW) | 2.8091    | 9.5576    | 11.3564   | 50.6136 |
|                     | T <sub>i</sub> (s)     | 0.0097443 | 0.0591913 | 0.4759179 | 6.5548  |
| Cathode side cooled | R <sub>i</sub> (°C/kW) | 2.9507    | 9.4031    | 11.0771   | 56.0405 |
|                     | T <sub>i</sub> (s)     | 0.0100391 | 0.0606056 | 0.4732916 | 7.228   |

$$Z_{th} = \sum_{i=1}^{i=4} [R_i \times (1 - \exp(-T/T_i))]$$

 $\Delta R_{\text{th(j-c)}}$  Conduction

Tables show the increments of thermal resistance  $R_{\text{th(j-c)}}$  when the device operates at conduction angles other than d.c.

|     | Double side cooling |      |  |  |  |  |  |
|-----|---------------------|------|--|--|--|--|--|
|     | $\Delta Z_{th}(z)$  |      |  |  |  |  |  |
| θ°  | sine. rect.         |      |  |  |  |  |  |
| 180 | 4.43                | 3.01 |  |  |  |  |  |
| 120 | 5.13                | 4.30 |  |  |  |  |  |
| 90  | 5.89                | 5.03 |  |  |  |  |  |
| 60  | 6.58                | 5.81 |  |  |  |  |  |
| 30  | 7.12                | 6.67 |  |  |  |  |  |

|     | Double side cooling |       | Anode Side Cooling  |       | l     | Ca | tnode Side   | d Cooling        |       |
|-----|---------------------|-------|---------------------|-------|-------|----|--------------|------------------|-------|
|     | $\Delta Z_{th}$     | (z)   | $\Delta Z_{th}$ (z) |       |       |    | $\Delta Z_t$ | <sub>h</sub> (z) |       |
| θ°  | sine.               | rect. | θ°                  | sine. | rect. |    | θ°           | sine.            | rect. |
| 180 | 4.43                | 3.01  | 180                 | 4.39  | 2.99  |    | 180          | 4.37             | 2.98  |
| 120 | 5.13                | 4.30  | 120                 | 5.07  | 4.26  |    | 120          | 5.05             | 4.25  |
| 90  | 5.89                | 5.03  | 90                  | 5.81  | 4.97  |    | 90           | 5.79             | 4.96  |
| 60  | 6.58                | 5.81  | 60                  | 6.48  | 5.74  |    | 60           | 6.45             | 5.72  |
| 30  | 7.12                | 6.67  | 30                  | 7.00  | 6.57  |    | 30           | 6.97             | 6.54  |
| 15  | 7.36                | 7.13  | 15                  | 7.24  | 7.01  |    | 15           | 7.20             | 6.98  |

| Sa  | Cathode Sided Cooling |       |  |  |  |  |  |
|-----|-----------------------|-------|--|--|--|--|--|
|     | $\Delta Z_{th}(z)$    |       |  |  |  |  |  |
| θ°  | sine.                 | rect. |  |  |  |  |  |
| 180 | 4.37                  | 2.98  |  |  |  |  |  |
| 120 | 5.05                  | 4.25  |  |  |  |  |  |
| 90  | 5.79                  | 4.96  |  |  |  |  |  |
| 60  | 6.45                  | 5.72  |  |  |  |  |  |
| 30  | 6.97                  | 6.54  |  |  |  |  |  |
| 4.5 |                       | 000   |  |  |  |  |  |

Fig.9 Maximum (limit) transient thermal impedance - junction to case (°C/kW)

www.dynexsemi.com 6/10









Fig.11 Single-cycle surge current



Fig.12 Stored charge vs di/dt



Fig.13 Reverse recovery current vs di/dt

www.dynexsemi.com 7/10





Fig14 Gate Characteristics



Fig. 15 Gate characteristics

www.dynexsemi.com 8/10



### **PACKAGE DETAILS**

For further package information, please contact Customer Services. All dimensions in mm, unless stated otherwise. DO NOT SCALE.



Fig.16 Package outline

www.dynexsemi.com 9/10



#### IMPORTANT INFORMATION:

This publication is provided for information only and not for resale.

The products and information in this publication are intended for use by appropriately trained technical personnel.

Due to the diversity of product applications, the information contained herein is provided as a general guide only and does not constitute any guarantee of suitability for use in a specific application. The user must evaluate the suitability of the product and the completeness of the product data for the application. The user is responsible for product selection and ensuring all safety and any warning requirements are met. Should additional product information be needed please contact Customer Service.

Although we have endeavoured to carefully compile the information in this publication it may contain inaccuracies or typographical errors. The information is provided without any warranty or guarantee of any kind.

This publication is an uncontrolled document and is subject to change without notice. When referring to it please ensure that it is the most up to date version and has not been superseded.

The products are not intended for use in applications where a failure or malfunction may cause loss of life, injury or damage to property. The user must ensure that appropriate safety precautions are taken to prevent or mitigate the consequences of a product failure or malfunction.

The products must not be touched when operating because there is a danger of electrocution or severe burning. Always use protective safety equipment such as appropriate shields for the product and wear safety glasses. Even when disconnected any electric charge remaining in the product must be discharged and allowed to cool before safe handling using protective gloves.

Extended exposure to conditions outside the product ratings may affect reliability leading to premature product failure. Use outside the product ratings is likely to cause permanent damage to the product. In extreme conditions, as with all semiconductors, this may include potentially hazardous rupture, a large current to flow or high voltage arcing, resulting in fire or explosion. Appropriate application design and safety precautions should always be followed to protect persons and property.

#### **Product Status & Product Ordering:**

No Annotation:

We annotate datasheets in the top right hand corner of the front page, to indicate product status if it is not yet fully approved for production. The annotations are as follows:-

Target Information: This is the most tentative form of information and represents a very preliminary specification.

No actual design work on the product has been started.

**Preliminary Information:**The product design is complete and final characterisation for volume production is in progress. The datasheet represents the product as it is now understood but details may change.

The product has been approved for production and unless otherwise notified by Dynex any product ordered will be supplied to the **current version of the data sheet prevailing at the** 

time of our order acknowledgement.

All products and materials are sold and services provided subject to Dynex's conditions of sale, which are available on request.

Any brand names and product names used in this publication are trademarks, registered trademarks or trade names of their respective owners.

#### **HEADQUARTERS OPERATIONS**

DYNEX SEMICONDUCTOR LIMITED Doddington Road, Lincoln, Lincolnshire, LN6 3LF United Kingdom.

Phone: +44 (0) 1522 500500 Web: http://www.dynexsemi.com

#### **CUSTOMER SERVICE**

Phone: +44 (0) 1522 502753 / 502901 e-mail: powersolutions@dynexsemi.com

© Dynex Semiconductor Ltd. Technical Documentation – Not for resale.

www.dynexsemi.com 10/10