7130LA35TFG8 SRAM Chip Async Dual 5V 8K-bit 1K x 8 35ns 64-Pin STQFP T/R
From INTEGRATED DEVICE TECHNOLOGY
Access Time | 35 |
Access Time (Max) | 35ns |
Address Bus | 20(b) |
Architecture | SDR |
Clock Freq | Not Required(MHz) |
Density | 8192(Bit) |
Function | MASTER |
Mounting | Surface Mount |
Number of I/O Lines | 8 |
Number of Ports | 2 |
Number of Words | 1K |
Operating Supply Voltage (Max) | 5.5(V) |
Operating Supply Voltage (Min) | 4.5(V) |
Operating Supply Voltage (Typ) | 5(V) |
Operating Temp Range | 0C to 70C |
Operating Temperature Classification | COMMERCIALC |
Package Type | STQFP |
Packaging | Tape and Reel |
Pin Count | 64 |
Rad Hardened | No |
Supply Current | 120 |
Sync/Async | Asynchronous |
Word Size | 8(b) |